IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
An Area-Efficient Memristor-Based Trimming Circuit for Current Reference with Temperature Coefficient Optimization Capability
Tianhang LiangXiangrui LiZhigang LiHaoyu LiGang ChenYihao ChenHuaxiang Lu
Author information
JOURNAL FREE ACCESS Advance online publication

Article ID: 22.20250210

Details
Abstract

With the widespread use of analogue circuits, current reference (CR) trimming has become an increasingly important issue. Therefore, finding a reliable and area-efficient trimming method becomes more and more critical. In this paper, a novel area-efficient memristor-based trimming circuit for current reference (CR) with temperature coefficient optimization capability is proposed. The proposed trimming core circuit uses only the source-degraded current mirror embedded in the memristors, thus achieving a significant area reduction.The circuit produces an output of approximately 5.2 μA, and test results show a calibrated output temperature coefficient (TC) of less than 75 ppm/°C over the temperature range of -20°C to 120°C, with a linearity of 4.3% /V over 2.2 to 4 V. The circuit implementation uses 0.18-μm CMOS technology. The layout area is less than 0.0016 mm2, representing average area savings of 84.3% over the current state of the art in trimming circuits.

Content from these authors
© 2025 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top