電気学会論文誌C(電子・情報・システム部門誌)
Online ISSN : 1348-8155
Print ISSN : 0385-4221
ISSN-L : 0385-4221
<電気回路・電子回路>
スタンダードCMOSを用いたオペアンプの入力バイアス電流低減技術
陳 広謙大澤 衛北島 敦新井 義明山下 順伊藤 壽傘 昊
著者情報
ジャーナル 認証あり

2020 年 140 巻 1 号 p. 9-15

詳細
抄録

This paper presents input bias current (Ibias) reduction technique for high impedance CMOS op-amps with the proposed current compensation circuit to deal with the leakage current caused by Electro-Static Discharge (ESD) protection circuit of the IC. High input impedance CMOS op-amps are widely used for the application of high precision sensors with quite small input current. However, the leakage current of ESD protection circuit for op-amp causes a non-ideality error of the Ibias. Especially, the ESD leakage current increases drastically at the high temperature environment, and hence the Ibias of CMOS op-amp also increased significantly. An ESD leakage current compensation circuit is introduced to reduce the Ibias of CMOS op-amp. The prototype amplifier with the proposed current compensation circuit is designed and fabricated in standard 0.7 µm CMOS technology. Measurement results show that the Ibias is reduced to a 100 pA or less from a typical 2.3 nA at 150°C.

著者関連情報
© 2020 電気学会
前の記事 次の記事
feedback
Top