IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Special Section on Circuits and Design Techniques for Advanced Large Scale Integration
A 58-µW Single-Chip Sensor Node Processor with Communication Centric Design
Shintaro IZUMITakashi TAKEUCHITakashi MATSUDAHyeokjong LEEToshihiro KONISHIKoh TSURUDAYasuharu SAKAIHiroshi KAWAGUCHIChikara OHTAMasahiko YOSHIMOTO
著者情報
ジャーナル 認証あり

2010 年 E93.C 巻 3 号 p. 261-269

詳細
抄録
This paper presents an ultra-low-power single-chip sensor-node VLSI for wireless-sensor-network applications. A communication centric design approach has been introduced to reduce the power consumption of the RF circuits and the entire sensor network system, through a vertical cooperative design among circuits, architecture, and communication protocols. The sensor-node LSI features a synchronous media access control (MAC) protocol and integrates a transceiver, i8051 microcontroller, and dedicated MAC processor. The test chip occupies 3 × 3mm2 in a 180-nm CMOS process, including 1.38 M transistors. It dissipates 58.0µW under a network environment.
著者関連情報
© 2010 The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top