IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A low latency semi-systolic multiplier over GF(2m)
Kee-Won KimSeung-Hoon Kim
著者情報
ジャーナル フリー

2013 年 10 巻 13 号 p. 20130354

詳細
抄録
A finite field multiplier is commonly used in implementations of cryptosystems and error correcting codes. In this paper, we present a low latency semi-systolic multiplier over GF(2m). We propose a finite field multiplication algorithm to reduce latency based on parallel computation. The proposed multiplier saves at least 31% time complexity as compared to the corresponding existing structures.
著者関連情報
© 2013 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top