IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 12 to 24 GHz high efficiency fully integrated 0.18 µm CMOS power amplifier
Hamed MosalamAhmed AllamHongting JiaAdel AbdelrahmanTakana KahoRamesh Pokharel
Author information
JOURNAL FREE ACCESS

2016 Volume 13 Issue 14 Pages 20160551

Details
Abstract

This letter presents a high efficiency, and small group delay variations 12–24 GHz fully-integrated CMOS power amplifier (PA) for quasi-millimeter wave applications. Maximizing the power added efficiency (PAE), and minimizing the group delay variations in a wideband frequency range are achieved by optimizing the on-chip input, output, and inter-stage matching circuits. In addition, stagger tuning is employed for realizing excellent gain flatness. A two-stage CMOS PA using the proposed methodology is designed and fabricated in 0.18 µm CMOS technology and tested. A measured power gain (|S21|) of 10.5 ± 0.7 dB and a measured small group delay variation of ±20 ps over the frequency range of interest are achieved. The PA shows a maximum measured PAE to be 26 % with DC power consumption of 50 mW.

Content from these authors
© 2016 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top