IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Comparator noise extraction and compensation technique for accuracy enhancement in 16 bit SAR ADC
Panpan ZhangWenjiang FengPeng ZhaoYang Song
著者情報
ジャーナル フリー

2024 年 21 巻 2 号 p. 20230544

詳細
抄録

This paper presents a comparator noise extraction and compensation technique for accuracy enhancement utilized in 16-bit 1MS/s fully-differential Successive-Approximation-Register Analog-to-Digital Converter (SAR ADC). Usually, 14.0-bit ENOB is easily achieved through capacitor mismatch and harmonic calibration. To decrease the noise further, comparator noise extraction technique which statistically estimates the comparator residue voltage is presented. All the measurement and correction process are on chip and in foreground. This technique is verified in a 0.18-µm 5V CMOS process, and it measures a 2.6dB SNR improvement and finally a 94.6dB SNR is achieved with 1MS/s sample clock and a 10kHz input tone.

著者関連情報
© 2024 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top