IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 250KS/s, 0.8V ultra low power successive approximation register ADC using a Dynamic rail-to-rail comparator
Sekedi B. KobengeHuazhong Yang
著者情報
ジャーナル フリー

2010 年 7 巻 4 号 p. 261-267

詳細
抄録
A low voltage low power successive approximation register (SAR) analog-to-digital converter (ADC) based on a novel rail-to-rail comparator is proposed in this paper. The power consumption of the comparator is significantly reduced through dynamic operation while the speed is augmented by using an efficient regenerative latch. No biasing circuits are needed and there are no floating nodes in the comparator throughout the conversion process. The digital-to-analog converter (DAC) is formed from a binary array of MIM capacitors. The 250KS/s ADC implemented in a 0.18µm process consumes only 1.35µW of power at a supply voltage of 0.8V.
著者関連情報
© 2010 by The Institute of Electronics, Information and Communication Engineers
前の記事 次の記事
feedback
Top