IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Skew Violation Verification in Digital Interconnect Signals Based on Signal Addition
Victor ChampacHector VillacortaNestor HernandezJoan Figueras
著者情報
ジャーナル フリー 早期公開

論文ID: 11.20140201

この記事には本公開記事があります。
詳細
抄録
Signal integrity perturbations are unavoidable in current high performance circuits implemented in nanometer technologies. In this paper, a novel methodology based on the signal addition of two digital signals to verify skew violations is proposed. This methodology allows the implementation of a compact sensor for on-chip verification of the skew in digital interconnect signals. The monitor is implemented in a commercial CMOS 65nm technology. The compact size of the monitor allows its use for verifying several internal nodes with low area penalty. The impact of process, power supply voltage and temperature variations (PVT) on monitor resolution is analyzed. Simulation results show that the monitor is effective for identifying abnormal skews due to signal integrity issues.
著者関連情報
© 2014 by The Institute of Electronics, Information and Communication Engineers
feedback
Top