IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

A Low Critical Path Delay Structure for Composite Field AES S-Box Based on Constant Matrices Multiplication Merging
Xiaoqiang ZHANGXinggan ZHANGLan TANGXinxing ZHENGTianming NINing WU
著者情報
ジャーナル フリー 早期公開

論文ID: 17.20200035

この記事には本公開記事があります。
詳細
抄録

In this paper, a low critical path delay (CPD) circuit structure is proposed for composite field S-box circuit. In the low CPD structure, multiplicative inverse over GF(24) and multiplicative over GF(24) are constructed by AND-XOR-networks. The XOR-networks in the last two multiplications over GF(24) are further merged with the following constant matrix multiplication operation to shorten the CPD. Finally, hardware complexities of our designs are compared with previous works. The comparisons indicate that our proposed method is effective. Our design of S-box/InvS-box based on the proposed method has lower CPD.

著者関連情報
© 2020 by The Institute of Electronics, Information and Communication Engineers
feedback
Top