IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

FPGA-based High-Throughput Montgomery Modular Multipliers for RSA Cryptosystems
Hao XiaoSijia YuBiqian ChengGuangzhu Liu
著者情報
ジャーナル フリー 早期公開

論文ID: 19.20220101

この記事には本公開記事があります。
詳細
抄録

This paper presents an FPGA-based Montgomery modular multiplier for implementing high-throughput RSA cryptosystems. First, we propose a variable segmentation Montgomery modular multiplication (VSMMM) algorithm which enables the radix of the multiplier and the multiplicand adapt to any given datawidth. Then, to make trade-offs among latency, area and throughput, we design a dual-path fully concurrent MMM architecture based on VSMMM algorithm. As a case study, a RSA processor has been implemented using the proposed method. Experimental results show that the proposed MMM multiplier and RSA processor achieve much higher throughput than existing works.

著者関連情報
© 2022 by The Institute of Electronics, Information and Communication Engineers
feedback
Top