IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

An interstage gain calibration technique for pipelined ADCs exploiting Complementary dithering and calibration windows detector
Huaiyu ZhaiHanbo JiaXuan GuoZilin JiangYuzhen ZhangDandan WangJin Wu
著者情報
ジャーナル フリー 早期公開

論文ID: 21.20240121

この記事には本公開記事があります。
詳細
抄録

In this paper, a complementary dithering technique is proposed which utilizes LMS digital background calibration method to correct the interstage gain errors in pipeline analog-to-digital converters (ADCs). It not only has a better scattering effect on spectral spurs but also eliminates the increment of residual amplitude caused by dither injection, which will greatly alleviate the design requirements of residual amplifier. Simultaneously, the comparator resolving time nature is utilized to construct calibration windows, which averts the use of duplicate comparators and its digital logic is simple. Behavioral simulation results of 12-bit, 1.25 GS/s pipelined ADC manifest that the proposed calibration technique enhances SNDR and SFDR from 44.27dB and 49.43dB to 70.8dB and 115.3dB respectively.

著者関連情報
© 2024 by The Institute of Electronics, Information and Communication Engineers
feedback
Top