電気学会論文誌C(電子・情報・システム部門誌)
Online ISSN : 1348-8155
Print ISSN : 0385-4221
ISSN-L : 0385-4221
<電気回路・電子回路>
分周比に依存しないデューティ比50%の可変分周器とそのPLLへの応用
原田 裕二郎矢原 充敏松本 欣也藤本 邦昭
著者情報
ジャーナル フリー

2016 年 136 巻 1 号 p. 2-7

詳細
抄録

Recently, a signal processing using positive and negative edges of clock is used by memory and various digital devices to improve performance of digital circuits. In a signal processing using double edges, 50% duty cycle of an output signal of clock generator is an important factor. In this paper, we propose the programmable divider which always we obtain the output signal of 50% duty cycle unrelated to the dividing ratio. The circuit configuration of this divider is very simple, and the operation is stable regardless of the increase in the division ratio. Also, when the proposed divider was included in the dividing ratio changeable-digital phase locked loop (DC-PLL), the output signal is always kept to 50% duty cycle regardless of the frequency of input signal. In experimental results using an FPGA, we confirmed that this DC-PLL has the expected characteristics for phase error, lock-in range, and initial pull-in.

著者関連情報
© 2016 電気学会
前の記事 次の記事
feedback
Top