IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543

この記事には本公開記事があります。本公開記事を参照してください。
引用する場合も本公開記事を引用してください。

Express Ring: A Multi-layer and Non-blocking NoC Architecture
Chen LiSheng MaShenggang ChenYang GuoPeng Wang
著者情報
ジャーナル フリー 早期公開

論文ID: 12.20141190

この記事には本公開記事があります。
詳細
抄録
As the Network-on-Chip (NoC) induces significant hardware overheads, it becomes the performance and scalability bottleneck of System-on-Chip (SoC) design. To address this challenge, we propose a multi-layer, non-blocking ring NoC architecture. Multi-layer links with different bandwidth achieve high link utilization and avoid protocol-level deadlock. The non-blocking architecture leverages bufferless router to reduce hardware overheads and simplifies router pipeline to reduce zero-load latency. We also propose a scalable global signal control mechanism to eliminate the starvation and avoid the loss of packets. Compared with the conventional ring network composed of dateline routers (DRing) and Intel Nehalem-EX ring network (NRing), our design achieves 69.4% and 12.3% performance improvements, respectively. Compared with DRing, it also reduces hardware overheads.
著者関連情報
© 2015 by The Institute of Electronics, Information and Communication Engineers
feedback
Top