Journal of The Japan Institute of Electronics Packaging
Online ISSN : 1884-121X
Print ISSN : 1343-9677
ISSN-L : 1343-9677
Technical Papers
A Proposal of Simple Calculations for the Ground Clearance Size beneath the SMT Chip Pad on the High-Speed Digital Circuits
Shigeo Nara
Author information
JOURNAL FREE ACCESS

2012 Volume 15 Issue 6 Pages 461-469

Details
Abstract
In recent years, PCI Express and USB have become established as high-speed serial transmission methods, reaching speeds of 5–10 Gbps and showing remarkable progress. As a result, several new design techniques for high-speed digital circuits have been recommended for printed circuit boards (PCB) by device makers. However, in order to adopt the actual designs, it is necessary to grasp their effects and detailed mechanisms. We focused on a technology which removes the copper on the ground plane beneath the chip component pad, and verified the effect. Design methods corresponding to the layer constitution and the material of the printed circuit board are proposed. The S-parameter, current distribution, and emission characteristics are analyzed by means of an electromagnetic field analysis simulator (Sonnet EM) of the method-of-moment. In addition, the S-parameter of the test board was measured and the effect was verified.
Content from these authors
© 2012 The Japan Institute of Electronics Packaging
Previous article Next article
feedback
Top