IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
Volume E107.C, Issue 9
Displaying 1-6 of 6 articles from this issue
Special Section on Fundamentals and Applications of Advanced Semiconductor Devices
  • Shun-ichiro OHMI
    2024 Volume E107.C Issue 9 Pages 231
    Published: September 01, 2024
    Released on J-STAGE: September 01, 2024
    JOURNAL FREE ACCESS
    Download PDF (264K)
  • Shun-ichiro OHMI
    Article type: PAPER
    2024 Volume E107.C Issue 9 Pages 232-236
    Published: September 01, 2024
    Released on J-STAGE: September 01, 2024
    Advance online publication: June 03, 2024
    JOURNAL FREE ACCESS

    In this research, we investigated the digital/analog-operation utilizing ferroelectric nondoped HfO2 (FeND-HfO2) as a blocking layer (BL) in the Hf-based metal/oxide/nitride/oxide/Si (MONOS) nonvolatile memory (NVM), so called FeNOS NVM. The Al/HfN0.5/HfN1.1/HfO2/p-Si(100) FeNOS diodes realized small equivalent oxide thickness (EOT) of 4.5nm with the density of interface states (Dit) of 5.3×1010eV-1cm-2 which were suitable for high-speed and low-voltage operation. The flat-band voltage (VFB) was well controlled as 80-100mV with the input pulses of ±3V/100ms controlled by the partial polarization of FeND-HfO2 BL at each 2-bit state operated by the charge injection with the input pulses of +8V/1-100ms.

    Download PDF (778K)
  • Koji ABE, Mikiya KUZUTANI, Satoki FURUYA, Jose A. PIEDRA-LORENZANA, Ta ...
    Article type: BRIEF PAPER
    2024 Volume E107.C Issue 9 Pages 237-240
    Published: September 01, 2024
    Released on J-STAGE: September 01, 2024
    Advance online publication: May 15, 2024
    JOURNAL FREE ACCESS

    A reduced dark leakage current, without degrading the near-infrared responsivity, is reported for a vertical pin structure of Ge photodiodes (PDs) on n+-Si substrate, which usually shows a leakage current higher than PDs on p+-Si. The peripheral/surface leakage, the dominant leakage in PDs on n+-Si, is significantly suppressed by globally implanting P+ in the i-Si cap layer protecting the fragile surface of i-Ge epitaxial layer before locally implanting B+/BF2+ for the top p+ region of the pin junction. The P+ implantation compensates free holes unintentionally induced due to the Fermi level pinning at the surface/interface of Ge. By preventing the hole conduction from the periphery to the top p+ region under a negative/reverse bias, a reduction in the leakage current of PDs on n+-Si is realized.

    Download PDF (937K)
  • Hiroshi OKADA, Mao FUKINAKA, Yoshiki AKIRA
    Article type: BRIEF PAPER
    2024 Volume E107.C Issue 9 Pages 241-244
    Published: September 01, 2024
    Released on J-STAGE: September 01, 2024
    Advance online publication: June 04, 2024
    JOURNAL FREE ACCESS

    Effects of Al thickness in Ti/Al/Ti/Au ohmic contact on AlGaN/GaN heterostructures are studied. Samples having Al thickness of 30, 90 and 120 nm in Ti/Al/Ti/Au have been investigated by electrical and X-ray photoelectron spectroscopy (XPS) depth profile analysis. It is found that thick Al samples show lower resistance and formation of Al-based alloy under the oxidized Al layer.

    Download PDF (420K)
Regular Section
  • Zhibo CAO, Pengfei HAN, Hongming LYU
    Article type: PAPER
    Subject area: Electronic Circuits
    2024 Volume E107.C Issue 9 Pages 245-254
    Published: September 01, 2024
    Released on J-STAGE: September 01, 2024
    Advance online publication: April 09, 2024
    JOURNAL FREE ACCESS

    This paper introduces a computer-aided low-power design method for tapered buffers that address given load capacitances, output transition times, and source impedances. Cross-voltage-domain tapered buffers involving a low-voltage domain in the frontier stages and a high-voltage domain in the posterior stages are further discussed which breaks the trade-off between the energy dissipation and the driving capability in conventional designs. As an essential circuit block, a dedicated analytical model for the level-shifter is proposed. The energy-optimized tapered buffer design is verified for different source and load conditions in a 180-nm CMOS process. The single-VDD buffer model achieves an average inaccuracy of 8.65% on the transition loss compared with Spice simulation results. Cross-voltage tapered buffers can be optimized to further remarkably reduce the energy consumption. The study finds wide applications in energy-efficient switching-mode analog applications.

    Download PDF (3590K)
  • Jun FURUTA, Shotaro SUGITANI, Ryuichi NAKAJIMA, Takafumi ITO, Kazutosh ...
    Article type: PAPER
    Subject area: Semiconductor Materials and Devices
    2024 Volume E107.C Issue 9 Pages 255-262
    Published: September 01, 2024
    Released on J-STAGE: September 01, 2024
    Advance online publication: April 10, 2024
    JOURNAL FREE ACCESS

    Radiation-induced temporal errors become a significant issue for circuit reliability. We measured the pulse widths of radiation-induced single event transients (SETs) from pMOSFETs and nMOSFETs separately. Test results show that heavy-ion induced SET rates of nMOSFETs were twice as high as those of pMOSFETs and that neutron-induced SETs occurred only in nMOSFETs. It was confirmed that the SET distribution from inverter chains can be estimated using the SET distribution from pMOSFETs and nMOSFETs by considering the difference in load capacitance of the measurement circuits.

    Download PDF (2600K)
feedback
Top