IEICE Transactions on Electronics
Online ISSN : 1745-1353
Print ISSN : 0916-8524
E99.C 巻, 5 号
選択された号の論文の19件中1~19を表示しています
Special Section on Fundamentals and Applications of Advanced Semiconductor Devices
Regular Section
  • Withawat TANGTRONGPAIROJ, Yafei HOU, Takeshi HIGASHINO, Minoru OKADA
    原稿種別: PAPER
    専門分野: Lasers, Quantum Electronics
    2016 年 E99.C 巻 5 号 p. 563-573
    発行日: 2016/05/01
    公開日: 2016/05/01
    ジャーナル 認証あり
    Radio over Fiber (RoF) is a promising solution for providing wireless access services. Heterogeneous radio signals are transferred via an optical fiber link using an analog transmission technique. When the RoF and the radio frequency (RF) devices have a nonlinear characteristic, these will create the intermodulation products (IMPs) in the system and generate the intermodulation distortion (IMD). In this paper, the IMD interference in the uplink RF signals from the coupling effect between the downlink and the uplink antennas has been addressed. We propose a method using the dynamic channel allocation (DCA) algorithm with the predistortion (PD) technique to improve the throughput performance of the multi-channel RoF system. The carrier to distortion plus noise power ratio (CDNR) is evaluated for all channel allocation combinations; then the best channel combination is assigned as a set of active channels to minimize the effect of IMD. The results show that the DCA with PD has the lowest IMD and obtains a better throughput performance.
  • Yoshihiro MASUI, Kotaro WADA, Akihiro TOYA, Masaki TANIOKA
    原稿種別: PAPER
    専門分野: Electronic Circuits
    2016 年 E99.C 巻 5 号 p. 574-580
    発行日: 2016/05/01
    公開日: 2016/05/01
    ジャーナル 認証あり
    We propose a low-noise and low-power dynamic comparator with an offset calibration circuit for Low-Power ADCs. The proposed comparator equips the control circuit in order to switching the comparison accuracy and the current consumption. When high accuracy is not required, current consumption is reduced by allowing the noise increase. Compared with a traditional dynamic comparator, the proposed architecture reduced the current consumption to 78% at 100MHz operating and 1.8V supply voltage. Furthermore, the offset voltage is corrected with minimal current consumption by controlling the on/off operation of the offset calibration circuit.
  • Jun-Hua CHIANG, Bin-Da LIU, Shih-Ming CHEN, Hong-Tzer YANG
    原稿種別: PAPER
    専門分野: Electronic Circuits
    2016 年 E99.C 巻 5 号 p. 581-589
    発行日: 2016/05/01
    公開日: 2016/05/01
    ジャーナル 認証あり
    This study proposes the application and implementation of a new power factor correction (PFC) with a variable slope ramp for a small wind power system without any input voltage sensing circuits or external control components in the current shaping loop. The hardware description of the variable slope ramp simplifies the complexity of integrated circuit realization with low resolution analog-to-digital converters, and achieves a high power factor for multi and three-phase AC/DC converters such as wind power systems. Up to 1 kW small wind power system is tested to verify the performance of the proposed PFC control. The highest achieved power factor reaches 99.5%.
  • Guangyi LU, Yuan WANG, Xing ZHANG
    原稿種別: PAPER
    専門分野: Integrated Electronics
    2016 年 E99.C 巻 5 号 p. 590-596
    発行日: 2016/05/01
    公開日: 2016/05/01
    ジャーナル 認証あり
    Layout strategies including source edge to substrate space (SESS) and inserted substrate-pick stripes of gate-grounded NMOS(ggNMOS) are optimized in this work for on-chip electrostatic discharge (ESD) protection. In order to fully investigate influences of substrate resistors on triggering and conduction behaviors of ggNMOS, various devices are designed and fabricated in a 65-nm CMOS process. Direct current (DC), transmission-line-pulsing (TLP), human body model (HBM) and very-fast TLP (VF-TLP) tests are executed to fully characterize performance of fabricated ggNMOS. Test results reveal that an enlarged SESS parameter results in an earlier triggering behavior of ggNMOS, which presents a layout option for subtle adjustable triggering behaviors. Besides, inserted substrate-pick stripes are proved to have a bell-shape influence on the ESD robustness of ggNMOS and this bell-shape influence is valid in TLP, HBM and VF-TLP tests. Moreover, the most ESD-robust ggNMOS optimized under different inserted substrate-pick stripes always achieves a higher HBM level over the traditional ggNMOS at each concerned total device-width. Physical mechanisms of test results will be deeply discussed in this work.
  • Byungjoon KIM, Duksoo KIM, Youngjoon LIM, Dooheon YANG, Sangwook NAM, ...
    原稿種別: BRIEF PAPER
    専門分野: Microwaves, Millimeter-Waves
    2016 年 E99.C 巻 5 号 p. 597-600
    発行日: 2016/05/01
    公開日: 2016/05/01
    ジャーナル 認証あり
    This paper proposes a high clutter-rejection technique for wall-penetrating frequency-modulated continuous-wave (FMCW) radar. FMCW radars are widely used, as they moderate the receiver saturation problem in wall-penetrating applications by attenuating short-range clutter such as wall-clutter. However, conventional FMCW radars require a very high-order high-pass filter (HPF) to attenuate short-range clutter. A delay-line (DL) is exploited to overcome this problem. Time-delay shifts beat frequencies formed by reflection waves. This means that a proper time-delay increases the ratio of target-beat frequency to clutter-beat frequency. Consequently, low-order HPF fully attenuates short-range clutter. A third-order HPF rejects more than 20 dB and 30 dB for clutter located at 6 m and 3 m, respectively, with a target located at 9 m detection with a 10,000 GHz/s chirp rate and a 28 ns delay-line.
  • Yi CHEN, Tatsuya OKADA, Takashi NOGUCHI
    原稿種別: BRIEF PAPER
    専門分野: Semiconductor Materials and Devices
    2016 年 E99.C 巻 5 号 p. 601-603
    発行日: 2016/05/01
    公開日: 2016/05/01
    ジャーナル 認証あり
    An application of laser annealing process, which is used to form the shallow P-type Base junction for 20-V planar power MOSFETs (Metal Oxide Semiconductor Field Effect Transistors) is proposed. We demonstrated that the fabricated devices integrated with laser annealing process have superior electrical characteristics than those fabricated according to the standard process. Moreover, the threshold voltage variation of the devices applied by the new annealing process is effectively suppressed. This is due to that a uniform impurity distribution at the channel region is achieved by adopting laser annealing. Laser annealing technology can be applied as a reliable, effective, and advantageous process for the low-voltage power MOSFETs.
feedback
Top